We are seeking a highly experienced and visionary Staff/Senior SoC DFT (Design for Test) Scan Engineer to join our team. As a senior-level engineer, you will play a critical role in developing, leading, and optimizing DFT strategies for SoC designs. You will work closely with senior architects, design, verification, and manufacturing teams to create robust test solutions, drive DFT methodologies, and ensure the highest standards of testability in complex SoC designs.In this role, you will lead the design and implementation of cutting-edge DFT solutions for advanced SoCs and be a key technical authority within the company, driving the direction of testability methodologies and best practices. Key responsibilities include:
Lead and own the design and implementation of advanced DFT techniques, primarily focusing on scan-based testing, for cutting-edge SoC designs
Define, develop, and improve comprehensive DFT methodologies, ensuring high-quality and efficient test coverage
Provide technical leadership to cross-functional teams on DFT techniques and best practices, including scan insertion, fault simulation, and test pattern generation
Establish DFT goals and metrics to ensure all designs are optimized for testability from the early stages of design
Architect and implement scan chain insertion methodologies, ensuring minimal design impact while achieving maximum test coverage and efficiency
Optimize scan chains and test access mechanisms (TAM) to reduce test time and data volume, while maintaining high fault coverage
Work closely with the RTL design and physical design teams to ensure seamless integration of DFT features into the design flow
Oversee the generation of high-quality test patterns and ensure comprehensive fault coverage across all SoC blocks
Analyze fault simulation and coverage reports to identify and implement optimization strategies for test patterns
Develop and integrate advanced DFT techniques such as ATPG (Automatic Test Pattern Generation) for improved scan coverage
Lead the development and enhancement of custom DFT tools and automation flows to streamline the DFT process
Implement automation strategies to improve scan insertion, test pattern generation, and fault simulation processes
Drive tool evaluations and adopt state-of-the-art DFT tools and techniques to continuously improve team productivity and test efficiency
Cross-Functional Collaboration:
Collaborate closely with the design, verification, test, and manufacturing teams to ensure the integration of DFT methodologies across the entire SoC lifecycle
Act as the primary technical contact for all DFT-related matters within the organization, providing expert advice and support
Lead and mentor junior DFT engineers, sharing knowledge and fostering a culture of continuous learning
Post-Silicon Support and Debugging:
Provide post-silicon support for DFT validation, debug scan chain issues, and work on resolving any testability-related failures
Lead debug efforts on scan and DFT-related issues, ensuring quick resolution and high-quality results in production
Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.Education:
Experience:
Skills:
Desirable Skills:
Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.